3 **Revision History Change Dsecription** By Version **Date** V1.2 2023-6-30 zuozhongkai 1:Initial release version C Title:
ATK\_RK3568\_Core v1.3.PrjPcb
Author:
ALIENTEK
Date:
2023-07-12
2021-07-12 D Cannot open file G:\AD标准库\字 体模板\AD通用 模板标题栏\正 点LOGO竖.png. File does not exist. File: 01\_ReviSion History.SchDoc Revision: V1.3 2 3

















## RK3568 J(VCCIO3 Domain)



Rockchip Confidential

3 4 5 6 7 8









## RK3568\_P(MIPI\_CSI\_RX)



## RK3568\_M(VCCIO6 Domain)



| Mode    | 16bit | 12bit | 10bit | 8bit |
|---------|-------|-------|-------|------|
| CIF_D0  | D0    |       |       |      |
| CIF_D1  | D1    |       |       |      |
| CIF_D2  | D2    |       |       |      |
| CIF_D3  | D3    |       |       |      |
| CIF_D4  | D4    | D0    |       |      |
| CIF_D5  | D5    | D1    |       |      |
| CIF_D6  | D6    | D2    | D0    |      |
| CIF_D7  | D7    | D3    | D1    |      |
| CIF_D8  | D8    | D4    | D2    | D0   |
| CIF_D9  | D9    | D5    | D3    | D1   |
| CIF_D10 | D10   | D6    | D4    | D2   |
| CIF_D11 | D11   | D7    | D5    | D3   |
| CIF_D12 | D12   | D8    | D6    | D4   |
| CIF_D13 | D13   | D9    | D7    | D5   |
| CIF_D14 | D14   | D10   | D8    | D6   |
| CIF_D15 | D15   | D11   | D9    | D7   |

Support BT601 YCbcr 422 8bit input Support BT655 YCbcr 422 8bit input Support BT687 Ncbcr 422 8bit input Support BT1120 YCbcr 422 8bit input Support BT1120 YCbcr 422 8bit input, single/dual-edge sampling Support 2/4 mixed BT656/BT1120 YCbcr 422 8bit input

## Note:

Caps of between dashed green lines and U5 should be placed under the U5 package. Other caps should be placed close to the U5 package

Rockchip Confidential







